# A 500MSPS 8-bit ADC Card based on Time-interleaving Technique

Zhou Hao, An Qi (the Key Laboratory of Physical Electronics, Hefei 230026 China)

Abstract: Time interleaving technique is a significant trend in performance enhancement for high-speed ADC systems. This paper presents an ADC card based on time-interleaving technique. The system uses two 8-bit ADCs in parallel. Each ADC can sample at 250 MHz and the total sampling speed will theoretically becomes 500 MSPS. In an approach to increase the system's performance, a calibration algorithm is developed to suppress spurs due to channel mismatches. This paper is also concerning hardware design features that give the system good performance and practicality. A VGA amplifier provides the system with programmable full scale range adjustment. Up to 1Gbit data buffering solution is applied using a high bandwidth, low cost DDR-SDRAM. And the utility of FPGA, in which LVDS receiver, DDR-SDRAM controller and PCI controller are implemented, simplifies the circuit and brings down power consumption as well as the cost.

**Key words:** ADC, time-interleave, high speed, high capacity, PCI card

## 1 Introduction

High-speed analog-to-digital-converter (ADC) systems are needed in many areas, such as physics experiments and telecommunications. It's difficult for a monolithic ADC to have both the features of high bandwidth and high resolution. Existing ADC chip may not meet the requirement of some ultra high-speed A/D convert applications. Furthermore an ultra high-speed ADC chip is costly and asks for highly sophisticated periphery circuits, which also increases cost of system. Time-interleaving technique, one of the applications of multi-order sampling [1], employs the concept of running m ADCs at a sample rate that is 1/m of the overall

relative low speed ADC chips at reasonable cost.

Unfortunately, three types of mismatches, gain, offset and sample timing mismatches, between the

system sample rate. It. could be used to achieve

high converting rate and high resolution with

Unfortunately, three types of mismatches, gain, offset and sample timing mismatches, between the individual channels of a time-interleaved ADC system cause system degradation. All these mismatches decrease spurious-free dynamic range of the ADC system and degrade the signal to noise and distortion ratio [2][3]. Fine-adjust circuit would reduce the influence of mismatches but increase the design difficult and may be not suitable for ultra high-speed application. Digital signal processing filters [4] can also eliminate the drawback caused by these mismatches. Compared with hardware circuits, digital filters are easier and more flexible to implement

We deduced a two-channel-mismatch-error correcting algorithm based on the architecture of hybrid analysis/Synthesis filterbanks [5][6]. And a interleaved two-channel ADC system constructed. It consists of two 250MSPS 8-bit ADC chips and achieves 500MHz sampling rate. The system is featured with adjustable full-scale range high-capacity data buffering DDR-SDRAM. Techniques of high-accuracy clock distributor and LVDS serial-to-parallel convert in FPAG are also used in the system for a better performance.

# 2 Correcting Algorithm

The algorithm treats the values of three mismatches as the parameters of digital filters to correct the sampling result. Since these mismatches are constants after the Printed Circuit Board is made, we only need to measure them for one time to construct the filters of algorithm.

1-4244-1135-1/07/\$25.00 ©2007 IEEE.

First, we concern ourselves about the correction of sampling time mismatches, most complex part. The processing algorithm can be illustrated with Fig.1.



Fig.1 Filterbanks for two-channel timing mismatch correction

Sampling period of each ADC is  $2T_s$ . Phase difference between two sampling clocks is ideally  $T_s$ . In practice it is  $\Delta t$  bigger than  $T_s$ . We can use two analysis filters  $H_0(j\ \omega\ )$  and  $H_1(j\ \omega\ )$  to model the time-interleaving sampling:

$$H_0(j\omega) = 1$$
 ,  $H_1(j\omega) = e^{j\omega(T_s + \Delta t)}$  (1)

Analog input x(t) passes analysis filters  $H_0(j \omega)$  and  $H_1(j \omega)$ . The output of them,  $x_0(t)$  and  $x_1(t)$  are sampled by ADC. The digital results are up-sampled by a factor of 2, and then filtered by  $F_0(z)$  and  $F_1(z)$  which together correct for timing mismatch. Uniformly spaced samples y(n) of the ADC input is given by adding the outputs of  $F_0(z)$  and  $F_1(z)$ .

Consider x(t) as a band-limited signal which is non-zero in  $1^{st}$  Nyquist band, as shown in Fig.2 (a). Ignoring quantization error, the Fourier transform of the output sequence y(n) can be written as [7]:

$$Y(e^{j\omega}) = \sum_{p=-\infty}^{+\infty} T_p(j\omega) X\left(j\omega - j\frac{\pi p}{T_c}\right)$$
 (2)

where

$$T_{p}(j\omega) = \frac{1}{2} \sum_{m=0}^{1} F_{m}(e^{j\omega}) H_{m}\left(j\omega - j\frac{\pi p}{T_{s}}\right)$$
(3)



Fig.2 (a) A band-limited input signal.

(b) The copies of input signal's frequency spectrum.

As shown in Fig. 2 (b), input signal's frequency spectrum is copied at  $\pi p/T_s$ ,  $p = \pm 1, \pm 2, \cdots$ .

In [6] the method of perfect reconstruction filter calculation is given. Apply it to two-channel model, we have

$$\begin{cases} F_{0}(e^{j\omega}) + F_{1}(e^{i\omega}) H_{1}(j\omega + j\pi/T_{s}) = 0, & p = -1 \\ F_{0}(e^{j\omega}) + F_{1}(e^{j\omega}) H_{1}(j\omega) = 2, & p = 0 \end{cases}, \quad -\frac{\pi}{T_{s}} < w < 0$$

$$\begin{cases} F_{0}(e^{j\omega}) + F_{1}(e^{j\omega}) H_{1}(j\omega - j\pi/T_{s}) = 0, & p = 1 \\ F_{0}(e^{j\omega}) + F_{1}(e^{j\omega}) H_{1}(j\omega) = 2, & p = 0 \end{cases}, \quad 0 < w < \frac{\pi}{T_{s}}$$

$$(6)$$

For a time-interleaved sampling with timing error, combining (') and (5), (6) gives us:

$$F_{0}\left(e^{j\omega}\right) = \frac{e^{-j\frac{\pi \mathbf{V}}{2T_{s}}\text{sign}(\omega)}}{\cos\left(\frac{\pi \mathbf{V}}{2T_{s}}\right)}, F_{1}\left(e^{j\omega}\right) = \frac{e^{-j\omega T_{s}}e^{-j\omega \mathbf{V}}e^{-j\frac{\pi \mathbf{V}}{2T_{s}}\text{sign}(\omega)}}{\cos\left(\frac{\pi \mathbf{V}}{2T}\right)}, |w| < \pi/T_{s}$$
(7)

(7) is what we need to implement correction algorithm. Their Inverse Fourier transforms:

$$f_0(n) = \frac{2\sin\left(\frac{\pi n}{2}\right)\sin\left(\frac{\pi(\lambda - n)}{2}\right)}{n\pi\sin\left(\frac{\pi \lambda}{2}\right)}, f_1(n) = \frac{2\sin\left(\frac{\pi n}{2}\right)\sin\left(\frac{\pi(n - \lambda)}{2}\right)}{\pi(n - \lambda)\sin\left(\frac{\pi \lambda}{2}\right)}$$
(8)

where 
$$\lambda = (T_s + \Delta t)/T_s$$

Here we complete correction of timing mismatch of two channels. For the gain mismatch and offset mismatch, we can eliminate their influences by simply addition and Multiplication to get the fully correcting algorithm which is shown in Fig.4

$$O = Offset_0 - Offset_1, \quad G = Gain_0 / Gain_1$$

$$(9)$$

$$\xrightarrow{x(t)} H_0(s) \xrightarrow{x_0(t)} ADC \xrightarrow{x_0[k]} 12 \xrightarrow{v_0[n]} F_0(z) \xrightarrow{y_0[n]} y_1[n]$$

$$H_1(s) \xrightarrow{x_1(t)} ADC \xrightarrow{x_0[k]} 12 \xrightarrow{v_1[n]} F_1(z) \xrightarrow{y_1[n]} F_1(z)$$

Fig.3 Processing algorithm for two-channel Time-interleaved

# 3 Hardware Design

While designing time-interleaved ADC system, we encounter two problems which do not exist in normal ADC design: generating accurate multi-phase clocks for sampling and synchronizing data from different channels to form the right sampling result. Like in normal ADC, high speed data transmission and buffering are still challenges. A solution based on PLL and clock distributor is applied to generate multi-phase clocks. As to data transmission, we turn

to new FPGA deserializing technique to reduce data rate for data transmission rather than deserializer chip, which also dealing with the problem of data synchronization. And DDR-SDRAM solution that is featured with high bandwidth, high density, low power and low cost is applied to data buffering.



Fig.4 Block diagram of the overall system

Our time-interleaved ADC system consists of two monolithic ADC chips manufactured by ADI Company, AD9480, which is an 8-bit ADC with 250MSPS conversion rate. Two ADC chips operate in time-interleaving way. The digital data is buffered with a DDR-SDRAM and accumulated and then transferred to the computer through PCI interface. Fig.4 is the block diagram of the whole system. There are three main parts besides two ADC chips: signal conditioning, clock distributor and digital data buffering.

## 1) Signal Conditioning:

A single-ended analog input is driven into three cascaded differential amplifier for signal conditioning. First it is converted to a differential signals by a full differential amplifier. Then it is amplified or attenuated to 1Vpp by a variable-gain-amplifier (VGA) to be suitable for ADC chip's voltage reference. At last it is split to the two ADC chips by an ADC driver. Because of VGA, our system have programmable Full-Scale Range from 0.2V for 2V with acceptable performance.

### 2) Clock Distributor:

High accurate multi-phase clocks are extremely important for time-interleaved ADC applications. In our application, clock jitter is critical to the system's SNR performance [8] and clock skew to system's SFDR [2]. Though the effect of clock skew can be eliminate by correcting algorithm theoretically, too big a skew cannot be corrected well in practice because it needs high order filters. Therefore we should center our attention on minimizing clock jitter and skew.



Fig.6 Block diagram of clock distributor

A phase-locked loop (PLL), ADF4360-2, and a clock distribution IC, AD9514, are used to generate multi-phase clocks. The circuit is illustrated in Fig.6 AD9514 divides the 1GHz differential clock generated by ADF4360-2 by a set integer of 4 and provides two 250MHz synchronized LVPECL clocks for two ADC chips. The two LVPECL clocks both have a duty-cycle of 50% and one of them is connected to ADC reversely. So we get two 250MHz sampling clocks with 180-degree phase difference for two-channel time-interleaved ADC system. AD9514 also provides another two LVTTL clocks for digital parts of the system.

The two chips are suited for data converter clocking applications where maximum converter performance is achieved by encoding signals with subpicosecond jitter. During PCB layout, in order to minimize clock skew we match the lengths of two ADCs' clock traces, as well as the two analog signals' trace lengths from ADC driver to ADC chips. Test shows that the timing mismatch between two ADC is about 40.5ps, which can be easily dealt with by correcting algorithm.

#### 3) Data Transmission and Buffer:

A high-speed of 500MByte/s data rate, high-capacity, low cost storage scheme is applied for the system. A FPGA, Altera's CycloneII, and a DDR-SDRAM, Micron's 46V64M16, are chosen to constitute the circuit. In the FPGA, as shown in Fig. three logic components are implemented: LVDS receiver, DDR-SDRAM interface and PCI interface.

First the ADCs' sampling data is fed into LVDS receiver, where the two channels' data is synchronized and ordered. Fig.7 (A) illustrates how this receiver logic works and (B) is the timing diagram of the logic.



Fig.7 Illustration of LVDS receiver function

Each ADC's 8-bit-parallel output is fed into an AlteraLVDS megafuction for serial-to-parallel convert. The AlteraLVDS outputs 16-bit-parallel data at half the original data rate and maintains its phase. Then a logic is implemented to synchronize the phase-different data of two channels and arrange the data in sampling order. Finally a 32-bit-parallel data with 125MHz rate is ready for buffering. In the part of logic an AlteraPLL megafuction, which drives the PLL integrated in FPGA, is used to get clocks that logic needs.

DDR-SDRAM interface consists of two logic parts, as shown in Fig.8. One is an Altera IP Core, named DDR-Controller. This part handles the complex aspects of using DDR- SDRAM, translating command request from local interface into all the necessary SDRAM command signals. It's called megacore part. The other part offers the megacore part command request and interfaces with other logics of FPGA. It is called local part. In our system the local part exchanges data with LVDS receiver and PCI interface.



Fig.8 DDR-SDRAM controller logic diagram

The ddr-local's data bus width matches LVDS receiver's 32bit output, while its operation frequency is 166MHz, rather than 125MHz. Since the average data transmission rate should be bigger than 125MHz in order to avoid data lost, the controller's efficiency should be 125/166=75.3% at least. In practice, we write data into DDR-SDRAM with long burst. Under this circumstance the writing efficiency is up to 90%, which makes sure of no data lost. Experiment shows that none error occurs.

# 4 Test Result

We test the ADC system after it is finished. The frequency spectrums of 50MHz sine wave are shown in Fig.9 (A) is its spectrum without using mismatches-correcting processing algorithm, and (B) with. Additive tones caused by the mismatches are



Fig.9 Frequency spectrum of 50MHz sine-wave.(A) original data, (B) is after processing.

depressed after processing. ENOB increases from 5.81 before processing to 7.32 after processing.

According to Fig.10 (A), while frequency of input sine-wave varies, time-interleaved result is almost the same as the worse single-channel result of the two channels. That means the processing algorithm produces desired effects on all signals less than half Nyquist frequency. ENOBs of both channels and overall system are above 7.0 when the sine-wave is below 100MHz, but decrease while sine-wave frequency increases. This is because of poor second and third harmonic distortion characteristics of ADC driver [9] in signal conditioning circuit, as shown in Fig.10 the right. This is a defection of our system and needs to be improved by selecting more suitable amplifiers for signal conditioning.



Fig.10 (A): ENOB of each channel and the overall system (B):  $2^{nd}$  Harmonic and  $3^{rd}$  harmonic of ADC diver

# 5 Conclusion

We succeeded in applying time-interleaving concept in high-speed ADC application and made an

ADC system of 500MHz converting rate out of two ADC chips operating at half of that rate. Our system doesn't suffer the drawback of time-interleaving ADC owing to its corresponding mismatch-error correcting algorithm. High-speed data transmission and high-capacity low-cost data storage techniques are used and the whole system is implemented on a PCI card, which makes the system an applicable one for many areas. It could be a reference for designing higher bandwidth and resolution ADC system beyond monolithic ADC chip restriction.

#### Reference

- [1]Kohlenberg A. "Exact interpolation of band-limited functions[J]". J Appl Phys, 1953, 24 (12); 1432-1436
- [2]Christian Vogel, "The Impact of Combined Channel Mismatch in Time-Interleaved ADCs", IEEE Trans. Instrum. Meas. Vol. 54, NO. 1, Feb. 2005
- [3]A. Petraglia, S. K. Mitra, "Analysis of mismatch effects among A/D converters in a time-interleaved waveform digitizer," IEEE Trans. Instrum. Meas., vol. 40, 831–835, Oct. 1991.
- [4]H. Jin, K. F. Lee, "A digital-background calibration technique for minimizing timing-error effects in time-interleaved ADCs[J]". IEEE Trans Circuits Syst II, Vol. 47, 603-613, July 2000.
- [5]H. Jonhansson, P. Löwenborg, "Reconstruction of Nonuniformly Sampled Bandlimited Signals by Means of Digital Fractional Delay Filters", IEEE Trans., Signal Processing, Vol. 50, NO. 11, Nov. 2002
- [6] Lee Yusheng, An Qi, "Mutil-Channel Derivative Sampling of Band-Limited Signal and Its Application in High-Speed ADC System", Journal of Data Acquisition & Processing, Vol. 21, NO. 1, March, 2006
- [7]P. Löwenborg, H. Johansson, and L. Wanhammar, "On the frequencyresponse of M-channel mixed analog and digital maximally decimated filter banks," in *Proc. Eur. Conf. Circuit Theory Des.*, vol. 1, Stresa, Italy, Aug.—Sept. 29–2, 1999, pp.321–324.
- [8]V. Srinivasan, S.K. Islam and G.T. Hendrickson, "A method for the estimation of aperture uncertainty in A-D converters," in Proc. ISCAS, vol. 3, 2002, pp. III-125–III-128.
- [9]Differential Amplifier/ADC Driver LT1993-2 Data Sheet, Linear Technology Corporation.

#### **Author Biographies**

**Zhou Hao** was born in Sichuan, P.R.China, in 1981. He is currently purchasing the Ph.D. degree in physical electronics at University of Science and Technology of China. His current research interests include theory, design and implementation of high-speed analog to digital converting system and analog and digital signal processing.

**An Qi** was born in 1955 in Henan, P.R.China. He received the M.S. degree from the University of Science and Technology of China (USTC), in 1985.

Now he is a Professor of physics electronics in the Department of Modern Physics, USTC. His research interest include the high speed data acquisition system for the particle physics experiments, the main interests being currently the high-resolution time measurement for the particle physics experiments, and the development of the interleaved ADC and the time-stretched ADC techniques for the physics applications. Prof. An is a senior member of The Chinese Institute of Electronics (CIE).